TY - GEN
T1 - Generalised parallel bilinear interpolation architecture for vision systems
AU - Fahmy, Suhaib A.
N1 - Generated from Scopus record by KAUST IRTS on 2021-03-16
PY - 2008/12/1
Y1 - 2008/12/1
N2 - Bilinear interpolation is widely used in computer vision for extracting pixel values for positions that lie off the pixel grid in an image. For each sub-pixel, the values of four neighbours are used to compute the interpolated value. This presents a challenge since four pixels must be read from the source image memory for each output pixel. This paper presents an architecture, for implementation within FPGA-based vision systems, that takes advantage of the heterogeneous resources available on modern devices to parallelise these memory accesses through efficient distribution of the source image in embedded memories. We show how intrinsic information in the sub-pixel addresses can be used to implement bilinear interpolation efficiently. We then suggest modifications to the architecture for larger image sizes which exceed the memory capabilities of modern FPGAs. The architecture is shown to achieve performance of 250Msamples per second in a modern device. © 2008 IEEE.
AB - Bilinear interpolation is widely used in computer vision for extracting pixel values for positions that lie off the pixel grid in an image. For each sub-pixel, the values of four neighbours are used to compute the interpolated value. This presents a challenge since four pixels must be read from the source image memory for each output pixel. This paper presents an architecture, for implementation within FPGA-based vision systems, that takes advantage of the heterogeneous resources available on modern devices to parallelise these memory accesses through efficient distribution of the source image in embedded memories. We show how intrinsic information in the sub-pixel addresses can be used to implement bilinear interpolation efficiently. We then suggest modifications to the architecture for larger image sizes which exceed the memory capabilities of modern FPGAs. The architecture is shown to achieve performance of 250Msamples per second in a modern device. © 2008 IEEE.
UR - http://ieeexplore.ieee.org/document/4731816/
UR - http://www.scopus.com/inward/record.url?scp=62349111905&partnerID=8YFLogxK
U2 - 10.1109/ReConFig.2008.15
DO - 10.1109/ReConFig.2008.15
M3 - Conference contribution
SN - 9780769534749
SP - 331
EP - 336
BT - Proceedings - 2008 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2008
ER -